Post-Silicon validation of the IBM Power8 processor
Amir Nahir, Manoj Dusanapudi, et al.
DAC 2014
Debugging post-silicon fails continues to be a difficult problem that is becoming even more challenging as chips integrate more functionality and implement increasingly complicated functions. Additionally, the complexity of hardware systems, coupled with the difficulty in observing the state of the system that led to the failure, make the debugging effort a unique challenge. In this paper, we review the techniques and mechanisms used to facilitate effective debugging in the POWER8™ processor post-silicon validation phase. We further describe several functional bugs and describe the debugging process that drove the identification of their root cause.
Amir Nahir, Manoj Dusanapudi, et al.
DAC 2014
Michael Floyd, Malcolm Ware, et al.
IBM J. Res. Dev
Christos Vezyrtzis, T. Strach, et al.
ISSCC 2018
Rick Eickemeyer, Michael Floyd, et al.
HCS 2008