R.V. Joshi, Y. Chan, et al.
IEEE SOI 2006
A Vt-wave-pipeline technique for pseudo-static CMOS circuit style was presented. The technique was evaluated by the critical path of a 64 bit carry-look-ahead adder in a 1.2 V, 0.13 μm PD/SOI technology. A performance improvement of 11.5% was achieved without significantly increasing the standby or active power. The history effect in floating-body PD/SOI technology was also found to be reduced.
R.V. Joshi, Y. Chan, et al.
IEEE SOI 2006
W.H. Henkels, W. Hwang, et al.
VLSI Circuits 1997
Mehdi Asheghi, Bahareh Behkam, et al.
IEEE International SOI Conference 2002
R.V. Joshi, José A. Pascual-Gutiérrez, et al.
ESSDERC 2005