David A. Selby
IBM J. Res. Dev
Victor V256 is a partitionable message-passing multiprocessor with 256 processors, designed and in use at the IBM Thomas J. Watson Research Center. Our goals are to explore computer architectures based on the message-passing model and to use these architectures to solve real applications. We present the architecture of the Victor system, particularly its partitioning and nonintrusive monitoring. We discuss some of the programming environments on Victor, such as E-kernel, an embedding kernel developed for the support of program mapping and network reconfiguration. We review applications developed and run on Victor and discuss a few in depth, concluding with insights we have gained from this project.
David A. Selby
IBM J. Res. Dev
Inbal Ronen, Elad Shahar, et al.
SIGIR 2009
Lixi Zhou, Jiaqing Chen, et al.
VLDB
Bowen Zhou, Bing Xiang, et al.
SSST 2008