Jingcao Hu, Youngsoo Shin, et al.
ISLPED 2004
This paper re-examines the well established clocking principles of pipelines. It is observed that clock gating techniques that have long been assumed optimal in reality produce a significant amount of redundant clock pulses. The paper presents a new theory for optimal clocking of synchronous pipelines, presents practical implementations and evaluates the clock power benefits on a multiply/add-accumulate unit design. Transistor level simulations show that dynamic clock power dissipation can be reduced by 40-60% at pipeline utilization factors between 20-60%, on top of traditional stage-level clock gating, without affecting pipeline latency or throughput.
Jingcao Hu, Youngsoo Shin, et al.
ISLPED 2004
Jingcao Hu, Youngsoo Shin, et al.
ISLPED 2004
Suhwan Kim, Stephen V. Kosonocky, et al.
ISLPED 2004
Hans M. Jacobson
ISLPED 2004