Dimitrios Tsamados, Yogesh Singh Chauhan, et al.
Solid-State Electronics
Present-day silicon CMOS has already entered the nanoscale era, with general lithography feature size at 90 nm and minimum gate lengths below 50 nm. Continued device performance improvement is possible only through a combination of device scaling with new device structure and/or new materials. This paper reviews the recent progress in continuing CMOS scaling by introducing new device structures and new materials. Starting from an analysis of the sources of device performance improvements, we present technology options to achieving these performance enhancements [1,2].
Dimitrios Tsamados, Yogesh Singh Chauhan, et al.
Solid-State Electronics
L.J. Huang, J.O. Chu, et al.
VLSI Technology 2001
Bruce Doris, Meikei Ieong, et al.
IEDM 2002
Jaeho Lee, Elah Bozorg-Grayeli, et al.
Applied Physics Letters