Hongyu Gong, Suma Bhat, et al.
NAACL 2019
In the face of increased process variations, at-speed manufacturing test is necessary to detect subtle delay defects. This procedure necessarily tests chips at a slightly higher speed than the target frequency required in the field. The additional performance required on the tester is called test margin. There are many good reasons for margin, including voltage and temperature requirements, incomplete test coverage, aging effects, coupling effects, and accounting for modeling inaccuracies. By taking advantage of statistical timing, this paper proposes an optimal method of test margin determination to maximize yield while staying within a prescribed shipped product quality loss limit. If process information is available from the wafer testing of scribe-line structures or on-chip process monitoring circuitry, this information can be leveraged to determine a per-chip test margin which can further improve yield. © 2009 IEEE.
Hongyu Gong, Suma Bhat, et al.
NAACL 2019
Amit Jain, David Blaauw, et al.
ICCAD 2005
Yukun Ding, Weiwen Jiang, et al.
Nature Electronics
Chun Zhang, Peng Deng, et al.
DATE 2014