Conference paper
A holistic approach to system reliability in blue gene
M. Blumrich, D. Chen, et al.
IWIA 2006
The architecture of a new class of computers, optimized for lattice QCD calculations, is described. An individual node is based on a single integrated circuit containing a PowerPC 32-bit integer processor with a 1 Gflops 64-bit IEEE floating point unit, 4 Mbyte of memory, 8 Gbit/sec nearest-neighbor communications and additional control and diagnostic circuitry. The machine's name, QCDOC, derives from "QCD On a Chip". © 2001 Elsevier Science B.V. All rights reserved.
M. Blumrich, D. Chen, et al.
IWIA 2006
T. Blum, P. Chen, et al.
Physical Review D - Particles, Fields, Gravitation and Cosmology
P.A. Boyle, D. Chen, et al.
SciDAC 2005
T. Blum, P. Chen, et al.
Physical Review D - Particles, Fields, Gravitation and Cosmology