Conference paper
Simulation and analysis of a pipeline processor
Abstract
A software simulator (a timer) that is used to model a wide range of pipeline processors. A set of performance equations is developed that allow a user to separate the performance of a processor into its infinite-cache and finite-cache performance values. The timer is then used to study the performance of two different machine organizations. Performance curves are presented that help a user compare the performance of each organization (in terms of MIPS and cycles per instruction) to the cycle time chosen to implement the design.
Related
Conference paper
Unassisted true analog neural network training chip
Conference paper