Jose Manuel Bernabe' Murcia, Eduardo Canovas Martinez, et al.
MobiSec 2024
A product-ready L2 cache (L2C) design based on 6T ultra-dense SRAM cells with novel circuits capable of boosting word-line, cell, and, bit-line supplies independently using single supply and metal coupling capacitance is demonstrated for the first time in 5nm technology. A metal short detection circuit is provided to increase the robustness of the design. Hardware data shows that L2C operates with a minimum supply of 0.57V and reaches a maximum operating frequency of 1.9GHz at 1.1V.
Jose Manuel Bernabe' Murcia, Eduardo Canovas Martinez, et al.
MobiSec 2024
Satish Kumar, Rajiv V. Joshi, et al.
IEDM 2006
Pritish Parida
DCD Connect NY 2025
Koushik K. Das, Rajiv V. Joshi, et al.
ESSCIRC 2003