Jose Tierno, Alexander Rylyakov, et al.
VLSI Circuits 2010
A quarter-rate sampling receiver with a 2-tap decision feedback equalizer (DFE) is implemented in 90-nm CMOS technology for low-power I/O links. An analog sampling and soft-decision technique is introduced to relax the timing critical feedback path of the DFE. The shortened critical path enables better power performance. Error rates are below the measurement capability of 10 -12 with 231-1 PRBS at 6 Gb/s, with an 80-mV differential launch amplitude through a channel with 6.2-dB attenuation at 3 GHz. The receiver draws 4.08 mA from a 1.0-V supply. © 2007 IEEE.
Jose Tierno, Alexander Rylyakov, et al.
VLSI Circuits 2010
Mark Ferriss, Jean-Olivier Plouchart, et al.
VLSI Circuits 2012
Azita Emami-Neyestanak, Aida Varzaghani, et al.
VLSI Circuits 2006
Koon-Lun Jackie Wong, Alexander Rylyakov, et al.
CSICS 2005