Azita Emami-Neyestanak, Aida Varzaghani, et al.
IEEE Journal of Solid-State Circuits
A quarter-rate sampling receiver with a 2-tap decision feedback equalizer (DFE) is implemented in 90-nm CMOS technology for low-power I/O links. An analog sampling and soft-decision technique is introduced to relax the timing critical feedback path of the DFE. The shortened critical path enables better power performance. Error rates are below the measurement capability of 10 -12 with 231-1 PRBS at 6 Gb/s, with an 80-mV differential launch amplitude through a channel with 6.2-dB attenuation at 3 GHz. The receiver draws 4.08 mA from a 1.0-V supply. © 2007 IEEE.
Azita Emami-Neyestanak, Aida Varzaghani, et al.
IEEE Journal of Solid-State Circuits
Jose Tierno, Alexander Rylyakov, et al.
ISSCC 2002
Laurent Schares, Benjamin G. Lee, et al.
IEEE Micro
Solomon Assefa, William M. J. Green, et al.
DRC 2011