Xuejue Huang, Phillip Restle, et al.
IEEE Journal of Solid-State Circuits
An efficient loop-based interconnect modeling methodology is proposed for multi-GHz clock network design. High frequency effects, including inductance and proximity effects are captured. The results are validated through comparisons with electromagnetic simulations and measured data taken from a Power4 chip.
Xuejue Huang, Phillip Restle, et al.
IEEE Journal of Solid-State Circuits
Xuejue Huang, Phillip Restle, et al.
IEEE Journal of Solid-State Circuits
Pierce Chuang, Christos Vezyrtzis, et al.
ISSCC 2017
Nancy Y. Zhou, Phillip Restle, et al.
SLIP 2014