Xuejue Huang, Phillip Restle, et al.
IEEE Journal of Solid-State Circuits
An efficient loop-based interconnect modeling methodology is proposed for multi-GHz clock network design. High frequency effects, including inductance and proximity effects are captured. The results are validated through comparisons with electromagnetic simulations and measured data taken from a Power4 chip.
Xuejue Huang, Phillip Restle, et al.
IEEE Journal of Solid-State Circuits
Joseph Kozhaya, Phillip Restle, et al.
ICCAD 2011
P. Jamison, John Massey, et al.
IMCS 2020
David Shan, Phillip Restle, et al.
VLSI Circuits 2015