Liat Ein-Dor, Y. Goldschmidt, et al.
IBM J. Res. Dev
The error detection and correction capability of the IBM POWER6™ processor enables high tolerance to single-event upsets. The soft-error resilience was tested with proton beam- and neutron beam-induced fault injection. Additionally, statistical fault injection was performed on a hardware-emulated POWER6 processor simulation model. The error resiliency is described in terms of the proportion of latch upset events that result in vanished errors, corrected errors, checkstops, and incorrect architected states. © Copyright 2008 by International Business Machines Corporation.
Liat Ein-Dor, Y. Goldschmidt, et al.
IBM J. Res. Dev
Alessandro Morari, Roberto Gioiosa, et al.
IPDPS 2011
Victor Valls, Panagiotis Promponas, et al.
IEEE Communications Magazine
Inbal Ronen, Elad Shahar, et al.
SIGIR 2009