Xiaoyun Lu, Da-Wei Wang, et al.
Graphs and Combinatorics
For a logic design with level-sensitive latches, we need to validate timing signal paths which may flush through several latches. We developed efficient algorithms based on the modified shortest and longest path method. The computational complexity of our algorithm is generally better than that of known algorithms in the literature. The implementation (CYCLOPSS) has been applied to an industrial chip to verify the clock schedules.
Xiaoyun Lu, Da-Wei Wang, et al.
Graphs and Combinatorics
P. Widmayer, L. Woo, et al.
Integration, the VLSI Journal
P.C. Yue, C.K. Wong
Journal of the ACM
W.K. Luk, D.T. Tang, et al.
DAC 1986