High performance transistors featured in an aggressively scaled 45nm bulk CMOS technologyZ. LuoN. Rovedoet al.2007VLSI Technology 2007
Stress proximity technique for performance improvement with dual stress liner at 45nm technology and beyondX. ChenS. Fanget al.2006VLSI Technology 2006
A 45nm low cost low power platform by using integrated dual-stress-liner technologyJ. YuanS.S. Tanet al.2006VLSI Technology 2006
Impact of NBTI induced statistical variation to SRAM cell stabilityGiuseppe La RosaWee Loon Nget al.2006IRPS 2006
Novel enhanced stressor with graded embedded SiGe source/drain for high performance CMOS devicesJ.-P. HanH. Utomoet al.2006IEDM 2006
Interaction of middle-of-line (MOL) temperature and mechanical stress on 90nm hi-speed device performance and reliabilityK.Y. LimV. Chanet al.2005ESSDERC 2005
High performance and low power transistors integrated in 65nm bulk CMOS technologyZ. LuoA. Steegenet al.2004IEDM 2004
Dual stress liner for high performance sub-45nm gate length SOI CMOS manufacturingH.S. YangR. Maliket al.2004IEDM 2004