Lukas Kull, Danny Luu, et al.
ISSCC 2017
An asynchronous 48× interleaved SAR ADC optimized for high SNDR above 20 GHz input frequency operating at 20-40 GS/s is presented. The ADC features an 8-channel interleaver with clock demultiplexing for enhanced bandwidth, a power- and area-optimized 2-stage SAR ADC, and bandwidth adjustment in the input sampling path. At 32 GS/s and 199 mW power consumption it achieves 47.3 dB SNDR near DC and 37.8 dB at 40 GHz input frequency with a core chip area of 0.16 mm2 in 14 nm FinFET CMOS technology.
Lukas Kull, Danny Luu, et al.
ISSCC 2017
Alessandro Cevrero, Ilter Ozkaya, et al.
ISSCC 2019
Dan Corcos, Danny Elad, et al.
IRMMW-THz 2014
Thomas Toifl, Christian Menolfi, et al.
IEEE Journal of Solid-State Circuits