CMOS ADCs Towards 100 GS/s and beyond
Lukas Kull, Danny Luu, et al.
CSICS 2016
A 24-72-GS/s 8-b time-interleaved analog-to-digital converter (ADC) is presented which exceeds 39-dB SNDR at low input frequency and 30-dB SNDR at Nyquist. High SNDR at Nyquist is achieved by 16 parallel sampling switches driven by short clock pulses. Clock-pulse edges can be shifted digitally to reduce the impact of timing mismatch. A total of 64 asynchronous 8-b successive approximation (SAR) ADCs at low supply voltage convert sampled voltages. The SAR ADCs use a differential capacitive DAC, one comparator per decision, and include a reference voltage DAC and buffer. The ADC consumes 2.0 pJ/conversion at 48 GS/s and 3.3 pJ/conversion at 72 GS/s and is implemented in 14-nm CMOS FinFET on 0.15 mm2.
Lukas Kull, Danny Luu, et al.
CSICS 2016
Thomas Morf, Christian Menolfi, et al.
CSICS 2005
Ilter Ozkaya, Alessandro Cevrero, et al.
IEEE JSSC
Alessandro Cevrero, Ilter Ozkaya, et al.
ISSCC 2017