A multiphase PLL for 10 Gb/s links in SOI CMOS technology
Marcel Kossel, Thomas Morf, et al.
RFIC 2004
A 24-72-GS/s 8-b time-interleaved analog-to-digital converter (ADC) is presented which exceeds 39-dB SNDR at low input frequency and 30-dB SNDR at Nyquist. High SNDR at Nyquist is achieved by 16 parallel sampling switches driven by short clock pulses. Clock-pulse edges can be shifted digitally to reduce the impact of timing mismatch. A total of 64 asynchronous 8-b successive approximation (SAR) ADCs at low supply voltage convert sampled voltages. The SAR ADCs use a differential capacitive DAC, one comparator per decision, and include a reference voltage DAC and buffer. The ADC consumes 2.0 pJ/conversion at 48 GS/s and 3.3 pJ/conversion at 72 GS/s and is implemented in 14-nm CMOS FinFET on 0.15 mm2.
Marcel Kossel, Thomas Morf, et al.
RFIC 2004
Pier Andrea Francese, Matthias Braendli, et al.
ISSCC 2016
Gain Kim, Lukas Kull, et al.
ISSCC 2019
Toke M. Andersen, Florian Krismer, et al.
IEEE-TEPL