Simulation study of nanowire tunnel FETs
Andreas Schenk, Reto Rhyner, et al.
DRC 2012
Fabricated InAs/Si and InAs/GaAsSb vertical nanowire tunnel FETs are analyzed by physics-based TCAD with emphasis on the impact of hetero-junction and oxide-interface traps on their performance. After careful fitting of a minimum set of parameters, the effects of diameter scaling and gate alignment are predicted. Trap-assisted tunneling at the oxide interface is suppressed by scaling the diameter into the volume-inversion regime. Gate alignment steepens the slope and increases the ON-current. The 'trap-tolerant' device geometry can result in a small sub-threshold swing despite commonly present trap concentrations.
Andreas Schenk, Reto Rhyner, et al.
DRC 2012
Preksha Tiwari, Svenja Mauthe, et al.
IPC 2020
M. Scherrer, S. Kim, et al.
SPIE Nanoscience + Engineering 2021
Noelia Vico Triviño, Philipp Staudinger, et al.
PVLED 2019