On the control of short-channel effect for MOSFETs with reverse halo implantationHuilong ZhuHuicai Zhonget al.2007IEEE Electron Device Letters
RTA-driven intra-die variations in stage delay, and parametric sensitivities for 65nm technologyI. AhsanN. Zamdmeret al.2006VLSI Technology 2006
Optimizing history effects in 65nm PD-SOI CMOSQ. LiangT. Kawamuraet al.2006IEEE International SOI Conference 2006
High performance 65 nm SOI technology with dual stress liner and low capacitance SRAM cellE. LeobandungH. Nayakamaet al.2005VLSI Technology 2005
High performance 65 nm SOI technology with enhanced transistor strain and advanced-low-K BEOLW.-H. LeeA. Waiteet al.2005IEDM 2005
Dual stress liner enhancement in hybrid orientation technologyC. SherawM. Yanget al.2005VLSI Technology 2005
Integration and optimization of embedded-SiGe, compressive and tensile stressed liner films, and stress memorization in advanced SOI CMOS technologiesM. HorstmannA. Weiet al.2005IEDM 2005
Dual stress liner for high performance sub-45nm gate length SOI CMOS manufacturingH.S. YangR. Maliket al.2004IEDM 2004
Supply voltage strategies for minimizing the power of CMOS processorsJin CaiYuan Tauret al.2002VLSI Technology 2002