Competitive and cost effective high-k based 28nm CMOS technology for low power applicationsF. ArnaudA. Theanet al.2009IEDM 2009
High performance and low power transistors integrated in 65nm bulk CMOS technologyZ. LuoA. Steegenet al.2004IEDM 2004
Blanket SMT with in situ N2 plasma treatment on the lang;100〉 wafer for the low-cost low-power technology applicationJun YuanVictor Chanet al.2009IEEE Electron Device Letters
High performance bulk planar 20nm CMOS technology for low power mobile applicationsHuiling ShangSameer Jainet al.2012VLSI Technology 2012
High-κ/metal gate low power bulk technology - Performance evaluation of standard CMOS logic circuits, microprocessor critical path replicas, and SRAM for 45nm and beyondD.-G. ParkK. Steinet al.2009VLSI-TSA 2009
Reduction of RTA-driven intra-die variation via model-based layout optimizationJ.C. ScottO. Gluschenkovet al.2009VLSI Technology 2009
A 45nm low power bulk technology featuring carbon co-implantation and laser anneal on 45°-rotated substrateJ. YuanV. Chanet al.2008ICSICT 2008
High performance transistors featured in an aggressively scaled 45nm bulk CMOS technologyZ. LuoN. Rovedoet al.2007VLSI Technology 2007