A 40 GS/s 8b-DAC SST-TX in 7 nm FinFET CMOS for cryogenic quantum applications with 32kB SRAM-based RF-DDS AWG
- 2024
- ESSERC 2024
Education:
Job Title: Senior Research Scientist, 2022
Memberships: IEEE Senior Member, 2009
Research Activities: Integrated Circuit Design (analog, mixed-signal)
Research Areas:
Papers: 90+ (status 2024)
Patents: 50+ (status 2024)
Designing the next generation High-Speed I/O Links targeting low power consumption, low latency and small silicon area.