Q. Liu, A. Yagishita, et al.
CSTIC 2011
A BiCMOS technology is described that is built on an optimized 3.3-V 0.5-μm CMOS base process. A high-performance single-polysilicon npn transistor with a cutoff frequency of 15 GHz is integrated using CMOS-compatible heat cycles. Novel level-shifted BiCMOS circuit techniques are employed to allow the bipolar devices to operate at a higher voltage (4.1 V) without performance degradation while keeping the CMOS devices at 3.3 V for reliable operation. With such a circuit, performance gain over CMOS is achieved at a reduced channel length and voltage. This demonstrates the feasibility of scaling BiCMOS technology to reduced channel length and power supply voltage. © 1990 IEEE.
Q. Liu, A. Yagishita, et al.
CSTIC 2011
J.H. Stathis, R. Bolam, et al.
INFOS 2005
Z. Luo, A. Steegen, et al.
IEDM 2004
J. Yuan, S.S. Tan, et al.
VLSI Technology 2006