T. Morf, Jonas Weiss, et al.
Electronics Letters
A 10 GHz multiphase phase-locked loop (PLL) implemented in 90 nm bulk CMOS technology is presented that uses a bootstrapped NMOS inverter oscillator to obtain steeper clock edges, which may yield an improved jitter performance. The measured values for the rms and peak-to-peak jitter are better than 1 and 7 ps, respectively. © IEE 2005.
T. Morf, Jonas Weiss, et al.
Electronics Letters
W.C. Tang, H. Rosen, et al.
Journal of Applied Physics
J.S. Lechaton, P. Buchmann, et al.
IEE/LEOS Summer Topical Meetings 1991
M. Kossel, C. Menolfi, et al.
Electronics Letters