Performance test case generation for microprocessors
Pradip Bose
VTS 1998
As CMOS technology scales to deep-submicron dimensions, designers face new challenges in determining the proper balance between aggressive high-performance transistors and lower-performance transistors to optimize system power and performance for a given application. Determining this balance is crucial for battery-powered handheld devices in which transistor leakage and active power limit the available system performance. This paper explores these questions and describes circuit techniques for low-power communication systems which exploit the capabilities of advanced CMOS technology.
Pradip Bose
VTS 1998
Hans Becker, Frank Schmidt, et al.
Photomask and Next-Generation Lithography Mask Technology 2004
Oliver Bodemer
IBM J. Res. Dev
Sai Zeng, Angran Xiao, et al.
CAD Computer Aided Design