Chip-level power-performance optimization through thermally-driven across-chip variation (ACV) reductionX. YuOleg Gluschenkovet al.2011IEDM 2011
High performance 32nm SOI CMOS with high-k/metal gate and 0.149μm 2 SRAM and ultra low-k back end with eleven levels of copperB. GreeneQ. Lianget al.2009VLSI Technology 2009
Extending dual stress liner process to high performance 32nm node SOI CMOS manufacturingM. CaiB. Greeneet al.2008IEEE International SOI Conference 2008