Jae-Joon Kim, Rahul M. Rao, et al.
VLSI Circuits 2011
We propose an asymmetric-MOSFET-based sixtransistor (6T) SRAM cell to alleviate the conflicting requirements of read and write operations. The source-to-drain and drain-to-source characteristics of access transistors are optimized to improve writability without sacrificing read stability. The proposed technique improves the writability by 9%-11%, with iso read stability being compared with a conventional 6T SRAM cell based on symmetric-MOSFET access transistors in 45-nm technology. © 2009 IEEE.
Jae-Joon Kim, Rahul M. Rao, et al.
VLSI Circuits 2011
Niladri Narayan Mojumder, Saibal Mukhopadhyay, et al.
VTS 2008
Saibal Mukhopadhyay, Keunwoo Kim, et al.
Microelectronics Journal
Chris H. Kim, Hari Ananthan, et al.
IEEE International SOI Conference 2004